Publication
Title
Regular expression based test sequence generation for HDL program validation
Author
Abstract
This paper proposes a test sequence generation approach for behavioral model validation of sequential circuits implemented in Hardware Description Language (HDL). In the procedure of test sequence generation proposed in this study, Regular Expressions (REs) are utilized to model the behavior of the System Under Test (SUT). First, the HDL program is converted to a Finite State Machine (FSM). Then, the obtained FSM is transformed to RE which is represented by a Syntax Tree (ST). In this way, the test sequence generation problem is simplified to the tree traversal algorithm in which symbol and operator coverage criteria are satisfied. The required tools for test sequence generation are provided to automatize the whole procedure of the proposed approach. Also, a running example, based on a real-life-like Traffic Light Controller (TLC), validates the proposed approach and analyzes its characteristic features.
Language
English
Source (book)
2018 IEEE International Conference on Software Quality, Reliability and Security Companion (QRS-C), 16-20 July, 2018, Lisbon, Portugal
Publication
IEEE , 2018
ISBN
978-1-5386-7839-8
DOI
10.1109/QRS-C.2018.00103
Volume/pages
(2018) , p. 585-592
ISI
000449555600090
Full text (Publisher's DOI)
Full text (publisher's version - intranet only)
UAntwerpen
Research group
Publication type
Subject
External links
Web of Science
Record
Identifier
Creation 06.03.2021
Last edited 30.08.2024
To cite this reference